



# IN1006 Systems Architecture (PRD1 A 2022/23)

My Moodle | IN1006\_PRD1\_A\_2022-23 | COURSEWORK 1: Weekly Assessed Quiz | Quiz 7 Weekly Assessed Quiz 2022

| Started on        | Thursday, 15 December 2022, 4:29 PM       |
|-------------------|-------------------------------------------|
| State             | Finished                                  |
| Completed on      | Thursday, 15 December 2022, 4:40 PM       |
| Time taken        | 11 mins 15 secs                           |
| Grade             | <b>10.00</b> out of 10.00 ( <b>100</b> %) |
| Question <b>1</b> |                                           |

# Consider the following MIPS code:

1. add d1, b1, c1

2. sub d2, b1,c1

3. add e1, d1, d2

4. sub e2, d1, d2

Which of the architectures in the Flynn taxonomy would be best suited for executing the above code?

#### Select one:

Correct

Mark 1.00 out of 1.00

a. Do not know the answer

ob. SIMD

c. MIMD

d. MISD

e. MIMD or SISD

of. SISD or SIMD

#### Your answer is correct.

Instructions 1-2 fit with MISD as they involve different instructions upon the same data. Instructions 3-4 also fit with MISD for the same reason.

Thus, MISD is the best option for the above code.

The correct answer is: MISD

| Question 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Correct                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Mark 1.00 out of 1.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Which of the following is the best description of a 'data hazard'?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Select one:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| <ul> <li>a. Waiting for the next instruction to be fetched after a branch is taken.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| <ul><li>b. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| igcup c. A gap in the pipeline where some or all of the stages are not processing an instruction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Od. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| ○ e. Don't know/no answer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Of. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| A data hazard occurs when an instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| The correct answer is: Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Question <b>3</b> Correct                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Mark 1.00 out of 1.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Consider the following MIPS code:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1. add d1, b1, c1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2. add d2, b2 ,c2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 3. add d3, b3 ,c3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 4. add d4, b4, c4<br>5. add d5, c5, b5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 3. aud u3, c3, b3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Which of the four architectures in the Flynn taxonomy would be best suited for executing the above code?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Select one:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| ■ a. SIMD     ■ The state of the st |
| ○ b. SISD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| ○ c. MIMD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| O d. Do not know the answer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| e. MIMD and MISD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Of. MISD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

Your answer is correct.

Instructions 1-5 above are the same (add) and are executed upon different data. Thus, SIMD is the most suitable architecture.

The correct answer is: SIMD

| IVI | lark 1.00 out of 1.00                                                                                                           |          |
|-----|---------------------------------------------------------------------------------------------------------------------------------|----------|
|     |                                                                                                                                 |          |
|     | Consider the following MIPS code:                                                                                               |          |
|     | Consider the following wiff 3 code.                                                                                             |          |
|     | 1. add a, b, c                                                                                                                  |          |
|     | 2. add b, c ,d                                                                                                                  |          |
|     | 3. add f, e , b                                                                                                                 |          |
|     | 4. add h, k, g                                                                                                                  |          |
|     | 5. add m, k, w                                                                                                                  |          |
|     | Which of the following compiler optimisations could avoid data hazards in this code assuming a 4 stage pipeline (i.e., 1. fetch |          |
|     | instruction; 2. Decode and load data; 3. Execute instruction; 4. Write to memory) with no forwarding?                           |          |
|     |                                                                                                                                 |          |
|     | a. Move instruction 5 before instruction 1.                                                                                     |          |
|     | <ul><li>b. Move instructions 4 and 5 before instruction 3.</li></ul>                                                            | <b>~</b> |
|     | oc. Do not know the answer.                                                                                                     |          |

### Your answer is correct.

Question **4**Correct

Instruction 3 depends on instruction 2 (due to b). Instructions 4 and 5 can be moved before it in the program without affecting the overall program outcome. This move would make instruction 3 to load b in the 7th cycle in a pipeline execution (assuming that instruction 1 starts in cycle 1). In the 7th cycle however instruction 2 will have written b to memory (this would happen in cycle 5 of the pipeline). So the data hazard would no longer be present.

The correct answer is:

Move instructions 4 and 5 before instruction 3.

d. No compiler optimisation is possible.e. Move instruction 4 before instruction 3.

| Consider the following MIPS code:  1. add d1, b1, c1 2. sub d2, b1, c1 3. add d3, b2, c2 4. sub d4, b2, c2  Which of the architectures in the Flynn taxonomy would be best suited for executing the above code?  Select one:  a. SISD or SIMD b. MIMD or SISD c. SISD or SIMD d. SIMD or MISD  7. MIMD or MISD  9. Do not know the answer f. MIMD or MISD  Your answer is correct.  Instructions 1.2 fit with MISD as they involve different instructions upon the same data. Instructions 3-4 also fit with MISD for the same reason.  Instructions 1, 3 fit with SIMD as they involve the same instruction upon different datasets. Instructions 2-4 also fit with SIMD for the same reason.  Thus, MISD or SIMD would be the best options for the above code.  The correct answer is: SIMD or MISD  Question 6  Correct  Mark 1,00 act in 1,00  Which of the following is the best description of a 'stall'?  Select one:  a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch b. Waiting for the next instruction to be fetched after a branch is taken.  c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.  d. A gap in the pipeline where some or all of the stages are not processing an instruction.  e. Don't know/mo answer f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.  A stall occurs in response to a control bazard, it involves waiting for the next instruction to be fetched after a branch is taken.  The correct answer is: Waiting for the next instruction to be fetched after a branch is taken. | Mark 1.00 out of 1.00                                                                                                                 |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1. add d1, b1, c1 2. sub d2, b1, c1 3. add d3, b2, c2 4. sub d4, b2, c2  Which of the architectures in the Flynn taxonomy would be best suited for executing the above code?  Select one:  a. SISD or SIMD b. MIMD or SISD c. SISD or SIMD d. SIMD or MISD  v. Electrone:  b. MIMD or MISD  Your answer is correct.  Instructions 1-2 fit with MISD as they involve different instructions upon the same data. Instructions 3-4 also fit with MISD for the same reason.  Instructions 1-2 fit with MISD as they involve the same instruction upon different datasets. Instructions 2-4 also fit with SIMD for the same reason.  Instructions 1, 3 fit with SIMD as they involve the same instruction upon different datasets. Instructions 2-4 also fit with SIMD for the same reason.  Thus, MISD or SIMD would be the best options for the above code.  The correct answer is: SIMD or MISD  Which of the following is the best description of a 'stall'?  Select one:  a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch  b. Waiting for the next instruction to be fetched after a branch is taken.  c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.  d. A gap in the pipeline where some or all of the stages are not processing an instruction.  e. Don't known answer  f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.  A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                     |                                                                                                                                       |  |  |  |  |
| 2. sub d2, b1, c1 3. add d3, b2, c2 4. sub d4, b2, c2  Which of the architectures in the Flynn taxonomy would be best suited for executing the above code?  Select one:  a. SISD or SIMD b. MIMD or SISD c. SISD or SIMD d. SIMD or MISD e. Do not know the answer f. MIMD or MISD  Your answer is correct.  Instructions 1-2 fit with MISD as they involve different instructions upon the same data. Instructions 3-4 also fit with MISD for the same reason.  Instructions 1, 3 fit with SIMD as they involve the same instruction upon different datasets. Instructions 2-4 also fit with SIMD for the same reason.  Thus, MISD or SIMD would be the best options for the above code.  The correct answer is: SIMD or MISD  Which of the following is the best description of a stall?  Select one: a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch b. Waiting for the next instruction to be fetched after a branch is taken. c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions. d. A gap in the pipeline where some or all of the stages are not processing an instruction. e. Don't know/no answer f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.  A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                          | Consider the following MIPS code:                                                                                                     |  |  |  |  |
| 4. sub d4, b2, c2  Which of the architectures in the Flynn taxonomy would be best suited for executing the above code?  Select one:  a. SISD or SIMD  b. MIMD or SISD  c. SISD or SIMD  d. SIMD or MISD  d. SIMD or MISD  vour answer is correct.  Instructions 1-2 fit with MISD as they involve different instructions upon the same data. Instructions 3-4 also fit with MISD for the same reason.  Instructions 1-2 fit with SIMD as they involve the same instruction upon different datasets. Instructions 2-4 also fit with SIMD for the same reason.  Thus, MISD or SIMD would be the best options for the above code.  The correct answer is: SIMD or MISD  Oueston 6  Correct Mark 1-30 out of 1.20  Which of the following is the best description of a 'stall'?  Select one:  a. Loading instructions into pipeline before the result of a decision is known, e.g., loading instructions after a branch  b. Waiting for the next instruction to be fetched after a branch is taken.  c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g., compound math expressions.  d. A gap in the pipeline where some or all of the stages are not processing an instruction.  e. Don't know/no answer  f. Hardware cannot support a combination of instructions in the same clock cycle, e.g., two simultaneous memory accesses.  A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                | 1. add d1, b1, c1                                                                                                                     |  |  |  |  |
| Which of the architectures in the Flynn taxonomy would be best suited for executing the above code?  Select one:  a. SISD or SIMD b. MIMD or SISD c. SISD or SIMD d. SIMD or MISD c. Do not know the answer f. MIMD or MISD  Your answer is correct. Instructions 1-2 fit with MISD as they involve different instructions upon the same data. Instructions 3-4 also fit with MISD for the same reason.  Thus, MISD or SIMD would be the best options for the above code.  The correct answer is: SIMD or MISD  Which of the following is the best description of a 'stall'?  Select one:  a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch b. Waiting for the next instruction to be fetched after a branch is taken. c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions. d. A gap in the pipeline where some or all of the stages are not processing an instruction. e. Don't know/no answer f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.  A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                                                                                                                                                                                                                       | 2. sub d2, b1 ,c1                                                                                                                     |  |  |  |  |
| Which of the architectures in the Flynn taxonomy would be best suited for executing the above code?  Select one:  a. SISD or SIMD b. MIMD or SISD c. SISD or SIMD d. SIMD or MISD  v. On not know the answer f. MIMD or MISD  Your answer is correct.  Instructions 1-2 fit with MISD as they involve different instructions upon the same data. Instructions 3-4 also fit with MISD for the same reason.  Instructions 1, 3 fit with SIMD as they involve the same instruction upon different datasets. Instructions 2-4 also fit with SIMD for the same reason.  Thus, MISD or SIMD would be the best options for the above code.  The correct answer is: SIMD or MISD  Which of the following is the best description of a 'stall'?  Select one:  a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch b. Waiting for the next instruction to be fetched after a branch is taken.  c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions. d. A gap in the pipeline where some or all of the stages are not processing an instruction. e. Don't know/no answer f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.  A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                                                            |                                                                                                                                       |  |  |  |  |
| Select one:  a. SISD or SIMD b. MIMD or SISD c. SISD or SIMD d. SIMD or MISD  d. SIMD or MISD  Vour answer is correct. Instructions 1-2 fit with MISD as they involve different instructions upon the same data. Instructions 3-4 also fit with MISD for the same reason. Instructions 1, 3 fit with SIMD as they involve the same instruction upon different datasets. Instructions 2-4 also fit with SIMD for the same reason. Thus, MISD or SIMD would be the best options for the above code.  The correct answer is: SIMD or MISD  Which of the following is the best description of a 'stall'?  Select one:  a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch b. Waiting for the next instruction to be fetched after a branch is taken.  c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions. d. A gap in the pipeline where some or all of the stages are not processing an instruction. e. Don't know/no answer f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.  A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                                                                                                                                                                                              | 4. sub d4, b2, c2                                                                                                                     |  |  |  |  |
| <ul> <li>a. SISD or SIMD</li> <li>b. MIMD or SISD</li> <li>c. SISD or SIMD</li> <li>d. SIMD or MISD</li> <li>e. Do not know the answer</li> <li>f. MIMD or MISD</li> </ul> Your answer is correct. Instructions 1-2 fit with MISD as they involve different instructions upon the same data. Instructions 3-4 also fit with MISD for the same reason. Instructions 1, 3 fit with SIMD as they involve the same instruction upon different datasets. Instructions 2-4 also fit with SIMD for the same reason. Thus, MISD or SIMD would be the best options for the above code. The correct answer is: SIMD or MISD Question 6 Correct Mark 1.80 out of 1.00 Which of the following is the best description of a 'stall'? Select one: <ul> <li>a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch</li> <li>b. Waiting for the next instruction to be fetched after a branch is taken.</li> <li>c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.</li> <li>d. A gap in the pipeline where some or all of the stages are not processing an instruction.</li> <li>e. Don't know/no answer</li> <li>f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.</li> </ul> A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken. A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                          | Which of the architectures in the Flynn taxonomy would be best suited for executing the above code?                                   |  |  |  |  |
| b. MIMD or SISD c. SISD or SIMD d. d. SIMD or MISD e. Do not know the answer f. MIMD or MISD  Your answer is correct.  Instructions 1-2 fit with MISD as they involve different instructions upon the same data. Instructions 3-4 also fit with MISD for the same reason.  Thus, MISD or SIMD would be the best options for the above code.  The correct answer is: SIMD or MISD  Question 6  Correct  Mark 1.00 out of 1.00  Which of the following is the best description of a 'stall'?  Select one: a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch b. Waiting for the next instruction to be fetched after a branch is taken. c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions. d. A gap in the pipeline where some or all of the stages are not processing an instruction. e. Don't know/no answer f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.  A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Select one:                                                                                                                           |  |  |  |  |
| c. SISD or SIMD d. SIMD or MISD e. Do not know the answer f. MIMD or MISD  Your answer is correct. Instructions 1-2 fit with MISD as they involve different instructions upon the same data. Instructions 3-4 also fit with MISD for the same reason. Instructions 1, 3 fit with SIMD as they involve the same instruction upon different datasets. Instructions 2-4 also fit with SIMD for the same reason. Thus, MISD or SIMD would be the best options for the above code.  The correct answer is: SIMD or MISD  Which of the following is the best description of a 'stall?'  Select one: a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch b. Waiting for the next instruction to be fetched after a branch is taken. c. Instruction depends upon the results of a previous instruction in the pipeline, e.g. compound math expressions. d. A gap in the pipeline where some or all of the stages are not processing an instruction. e. Don't know/no answer f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.  A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                                                                                                                                                                                                                          | <ul><li>a. SISD or SIMD</li></ul>                                                                                                     |  |  |  |  |
| <ul> <li>d. SIMD or MISD</li> <li>e. Do not know the answer</li> <li>f. MIMD or MISD</li> </ul> Your answer is correct. Instructions 1-2 fit with MISD as they involve different instructions upon the same data. Instructions 3-4 also fit with MISD for the same reason. Instructions 1, 3 fit with SIMD as they involve the same instruction upon different datasets. Instructions 2-4 also fit with SIMD for the same reason. Thus, MISD or SIMD would be the best options for the above code. The correct answer is: SIMD or MISD Question 6 Correct Mark 1.00 out of 1.00 Which of the following is the best description of a 'stall'? Select one: <ul> <li>a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch</li> <li>b. Waiting for the next instruction to be fetched after a branch is taken.</li> <li>c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.</li> <li>d. A gap in the pipeline where some or all of the stages are not processing an instruction.</li> <li>e. Don't know/no answer</li> <li>f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.</li> </ul> A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken. A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken. A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                 | O b. MIMD or SISD                                                                                                                     |  |  |  |  |
| e. Do not know the answer f. MIMD or MISD  Your answer is correct.  Instructions 1-2 fit with MISD as they involve different instructions upon the same data. Instructions 3-4 also fit with MISD for the same reason.  Instructions 1, 3 fit with SIMD as they involve the same instruction upon different datasets. Instructions 2-4 also fit with SIMD for the same reason.  Thus, MISD or SIMD would be the best options for the above code.  The correct answer is: SIMD or MISD  Which of the following is the best description of a 'stall'?  Select one:  a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch b. Waiting for the next instruction to be fetched after a branch is taken.  c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions. d. A gap in the pipeline where some or all of the stages are not processing an instruction. e. Don't know/no answer f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ○ c. SISD or SIMD                                                                                                                     |  |  |  |  |
| Your answer is correct.  Instructions 1-2 fit with MISD as they involve different instructions upon the same data. Instructions 3-4 also fit with MISD for the same reason.  Instructions 1, 3 fit with SIMD as they involve the same instruction upon different datasets. Instructions 2-4 also fit with SIMD for the same reason.  Thus, MISD or SIMD would be the best options for the above code.  The correct answer is: SIMD or MISD  Question 6  Correct  Mark 1.00 out of 1.00  Which of the following is the best description of a 'stall'?  Select one:  a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch  b. Waiting for the next instruction to be fetched after a branch is taken.  c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.  d. A gap in the pipeline where some or all of the stages are not processing an instruction.  e. Don't know/no answer  f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.  A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <ul><li>● d. SIMD or MISD</li></ul>                                                                                                   |  |  |  |  |
| Your answer is correct.  Instructions 1-2 fit with MISD as they involve different instructions upon the same data. Instructions 3-4 also fit with MISD for the same reason.  Instructions 1, 3 fit with SIMD as they involve the same instruction upon different datasets. Instructions 2-4 also fit with SIMD for the same reason.  Thus, MISD or SIMD would be the best options for the above code.  The correct answer is: SIMD or MISD  Question 6 Correct  Mark 1.00 out of 1.00  Which of the following is the best description of a 'stall'?  Select one:  a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch  b. Waiting for the next instruction to be fetched after a branch is taken.  c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.  d. A gap in the pipeline where some or all of the stages are not processing an instruction.  e. Don't know/no answer  f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <ul><li>e. Do not know the answer</li></ul>                                                                                           |  |  |  |  |
| Instructions 1-2 fit with MISD as they involve different instructions upon the same data. Instructions 3-4 also fit with MISD for the same reason.  Instructions 1, 3 fit with SIMD as they involve the same instruction upon different datasets. Instructions 2-4 also fit with SIMD for the same reason.  Thus, MISD or SIMD would be the best options for the above code.  The correct answer is: SIMD or MISD  Question 6  Correct  Mark 1.00 out of 1.00  Which of the following is the best description of a 'stall'?  Select one:  a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch  b. Waiting for the next instruction to be fetched after a branch is taken.  c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.  d. A gap in the pipeline where some or all of the stages are not processing an instruction.  e. Don't know/no answer  f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.  A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Of. MIMD or MISD                                                                                                                      |  |  |  |  |
| same reason.  Instructions 1, 3 fit with SIMD as they involve the same instruction upon different datasets. Instructions 2-4 also fit with SIMD for the same reason.  Thus, MISD or SIMD would be the best options for the above code.  The correct answer is: SIMD or MISD  Question 6  Correct  Mark 1.00 out of 1.00  Which of the following is the best description of a 'stall'?  Select one:  a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch  b. Waiting for the next instruction to be fetched after a branch is taken.  c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.  d. A gap in the pipeline where some or all of the stages are not processing an instruction.  e. Don't know/no answer  f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.  A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Your answer is correct.                                                                                                               |  |  |  |  |
| same reason.  Instructions 1, 3 fit with SIMD as they involve the same instruction upon different datasets. Instructions 2-4 also fit with SIMD for the same reason.  Thus, MISD or SIMD would be the best options for the above code.  The correct answer is: SIMD or MISD  Question 6  Correct  Mark 1.00 out of 1.00  Which of the following is the best description of a 'stall'?  Select one:  a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch  b. Waiting for the next instruction to be fetched after a branch is taken.  c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.  d. A gap in the pipeline where some or all of the stages are not processing an instruction.  e. Don't know/no answer  f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.  A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Instructions 1-2 fit with MISD as they involve different instructions upon the same data. Instructions 3-4 also fit with MISD for the |  |  |  |  |
| The correct answer is: SIMD or MISD  Question 6 Correct Mark 1.00 out of 1.00  Which of the following is the best description of a 'stall'?  Select one:  a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch b. Waiting for the next instruction to be fetched after a branch is taken.  c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions. d. A gap in the pipeline where some or all of the stages are not processing an instruction. e. Don't know/no answer f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | same reason.                                                                                                                          |  |  |  |  |
| Question 6 Correct Mark 1.00 out of 1.00  Which of the following is the best description of a 'stall?  Select one:  a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch  b. Waiting for the next instruction to be fetched after a branch is taken.  c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.  d. A gap in the pipeline where some or all of the stages are not processing an instruction.  e. Don't know/no answer  f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                       |  |  |  |  |
| Question 6 Correct Mark 1.00 out of 1.00  Which of the following is the best description of a 'stall'?  Select one:  a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch  b. Waiting for the next instruction to be fetched after a branch is taken.  c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.  d. A gap in the pipeline where some or all of the stages are not processing an instruction.  e. Don't know/no answer  f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.  A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Thus, MISD or SIMD would be the best options for the above code.                                                                      |  |  |  |  |
| Correct  Mark 1.00 out of 1.00  Which of the following is the best description of a 'stall'?  Select one:  a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch  b. Waiting for the next instruction to be fetched after a branch is taken.  c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.  d. A gap in the pipeline where some or all of the stages are not processing an instruction.  e. Don't know/no answer  f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.  A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | The correct answer is: SIMD or MISD                                                                                                   |  |  |  |  |
| Correct  Mark 1.00 out of 1.00  Which of the following is the best description of a 'stall'?  Select one:  a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch  b. Waiting for the next instruction to be fetched after a branch is taken.  c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.  d. A gap in the pipeline where some or all of the stages are not processing an instruction.  e. Don't know/no answer  f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.  A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Question 6                                                                                                                            |  |  |  |  |
| Which of the following is the best description of a 'stall'?  Select one:  a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch  b. Waiting for the next instruction to be fetched after a branch is taken.  c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.  d. A gap in the pipeline where some or all of the stages are not processing an instruction.  e. Don't know/no answer  f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.  A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                       |  |  |  |  |
| Select one:  a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch  b. Waiting for the next instruction to be fetched after a branch is taken.  c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.  d. A gap in the pipeline where some or all of the stages are not processing an instruction.  e. Don't know/no answer  f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.  A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Mark 1.00 out of 1.00                                                                                                                 |  |  |  |  |
| Select one:  a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch  b. Waiting for the next instruction to be fetched after a branch is taken.  c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.  d. A gap in the pipeline where some or all of the stages are not processing an instruction.  e. Don't know/no answer  f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.  A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                       |  |  |  |  |
| <ul> <li>a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch</li> <li>b. Waiting for the next instruction to be fetched after a branch is taken.</li> <li>c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.</li> <li>d. A gap in the pipeline where some or all of the stages are not processing an instruction.</li> <li>e. Don't know/no answer</li> <li>f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.</li> </ul> A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Which of the following is the best description of a 'stall'?                                                                          |  |  |  |  |
| <ul> <li>b. Waiting for the next instruction to be fetched after a branch is taken.</li> <li>c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.</li> <li>d. A gap in the pipeline where some or all of the stages are not processing an instruction.</li> <li>e. Don't know/no answer</li> <li>f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.</li> </ul> A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Select one:                                                                                                                           |  |  |  |  |
| <ul> <li>c. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.</li> <li>d. A gap in the pipeline where some or all of the stages are not processing an instruction.</li> <li>e. Don't know/no answer</li> <li>f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.</li> </ul> A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch              |  |  |  |  |
| <ul> <li>d. A gap in the pipeline where some or all of the stages are not processing an instruction.</li> <li>e. Don't know/no answer</li> <li>f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.</li> </ul> A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <ul><li>b. Waiting for the next instruction to be fetched after a branch is taken.</li></ul>                                          |  |  |  |  |
| <ul> <li>e. Don't know/no answer</li> <li>f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.</li> </ul> A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                       |  |  |  |  |
| A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | $\odot$ d. A gap in the pipeline where some or all of the stages are not processing an instruction.                                   |  |  |  |  |
| A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ○ e. Don't know/no answer                                                                                                             |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Of. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.             |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.   |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                       |  |  |  |  |

Question **5**Correct

| Question <b>7</b> Correct Mark 1.00 out of 1.00                                                                                            |
|--------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                            |
| Which of the following is the best description of a 'control hazard'?                                                                      |
| Select one:                                                                                                                                |
|                                                                                                                                            |
| <ul> <li>a. Executing an instruction in the pipeline whose execution depends upon a yet unknown condition check.</li> </ul>                |
| <ul><li>b. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.</li></ul> |
| Oc. A gap in the pipeline where some or all of the stages are not processing an instruction.                                               |
| ○ d. Don't know/no answer                                                                                                                  |
| <ul> <li>e. Loading instructions into pipeline which try to access memory at the same stage.</li> </ul>                                    |

#### Your answer is correct.

A control hazard occurs when an instruction I has been loaded to a pipeline although due to some condition check which is already being executed in the pipeline it turns out that I should not be executed.

• f. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.

The correct answer is: Executing an instruction in the pipeline whose execution depends upon a yet unknown condition check.

| Question <b>8</b>     |  |
|-----------------------|--|
| Correct               |  |
| Mark 1.00 out of 1.00 |  |

Which of the following describes best the concept of "out-of-order" execution?

- a. Instructions are executed in two separate CPUs operating in parallel.
- b. Instructions are executed in pipelines.
- oc. Instructions are loaded first to cache before brought to the CPU for execution.
- Od. Do not know the answer
- e. An instruction and a data queue are used to regulate the execution of instructions by the CPU.

## Your answer is correct.

Instructions are not given to the CPU for execution immediately when they are due. They are placed in a queue and are moved from it to the CPU only when all the data that they need are available. Also the data D produced by an instruction I are placed in a queue and only when the data of all the instructions that were earlier than I are also written in the queue data, D are written to memory.

### The correct answer is:

An instruction and a data queue are used to regulate the execution of instructions by the CPU.

| Correct                                                                                                                                                                                                                               |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Mark 1.00 out of 1.00                                                                                                                                                                                                                 |  |  |  |  |
|                                                                                                                                                                                                                                       |  |  |  |  |
| Consider the following MIPS code:                                                                                                                                                                                                     |  |  |  |  |
| 1. add a, b, c                                                                                                                                                                                                                        |  |  |  |  |
| 2. add b, b ,d                                                                                                                                                                                                                        |  |  |  |  |
| 3. add f, e , a                                                                                                                                                                                                                       |  |  |  |  |
| 4. add h, k, g<br>5. add m, a, b                                                                                                                                                                                                      |  |  |  |  |
|                                                                                                                                                                                                                                       |  |  |  |  |
| Which of the following compiler optimisations could avoid data hazards in this code assuming a 4 stage pipeline (i.e., 1. fetch instruction; 2. Decode and load data; 3. Execute instruction; 4. Write to memory) with no forwarding? |  |  |  |  |
|                                                                                                                                                                                                                                       |  |  |  |  |
| a. Do not know the answer.                                                                                                                                                                                                            |  |  |  |  |
| <ul><li>b. Move instruction 4 before instruction 3.</li></ul>                                                                                                                                                                         |  |  |  |  |
| oc. Move instruction 5 before instruction 3.                                                                                                                                                                                          |  |  |  |  |
| <ul><li>d. No optimisations are possible.</li></ul>                                                                                                                                                                                   |  |  |  |  |
| e. Move instructions 5 before instruction 4.                                                                                                                                                                                          |  |  |  |  |
| Your answer is correct.                                                                                                                                                                                                               |  |  |  |  |
| The data hazards in this code arise due to instruction 3 (it depends on instruction 1).                                                                                                                                               |  |  |  |  |
| Moving instruction 4 before instruction 3 will resolve the hazard as following the move instruction 3 will read data in cycle 5 and                                                                                                   |  |  |  |  |
| by this cycle instruction 1 will have stored its output.                                                                                                                                                                              |  |  |  |  |
| The correct answer is:  Move instruction 4 before instruction 3.                                                                                                                                                                      |  |  |  |  |
| Move instruction in service instruction 5.                                                                                                                                                                                            |  |  |  |  |
| Question 10                                                                                                                                                                                                                           |  |  |  |  |
| Correct                                                                                                                                                                                                                               |  |  |  |  |
| Mark 1.00 out of 1.00                                                                                                                                                                                                                 |  |  |  |  |
|                                                                                                                                                                                                                                       |  |  |  |  |
| Which of the following is <i>not</i> a design decision made in the MIPS architecture to support pipelining?                                                                                                                           |  |  |  |  |
| Select one:                                                                                                                                                                                                                           |  |  |  |  |
| a. Operands are aligned hence no single data transfer instruction will require two memory accesses.                                                                                                                                   |  |  |  |  |
| <ul> <li>b. Instructions have the same format allowing the data to be fetched before the instruction is decoded.</li> </ul>                                                                                                           |  |  |  |  |
| oc. Don't know/no answer                                                                                                                                                                                                              |  |  |  |  |
| <ul> <li>d. All instructions have the same length and are therefore easier to decode in a pipeline.</li> </ul>                                                                                                                        |  |  |  |  |
| <ul><li>e. Use of deep pipelines to maximise throughput.</li></ul>                                                                                                                                                                    |  |  |  |  |
| ○ f. Memory operands only appear in loads and stores allowing the execute stage to calculate addresses.                                                                                                                               |  |  |  |  |
| The instruction pipelines in MIPS implementations are not especially deep, especially by modern standards.                                                                                                                            |  |  |  |  |
| The correct answer is: Use of deep pipelines to maximise throughput.                                                                                                                                                                  |  |  |  |  |
|                                                                                                                                                                                                                                       |  |  |  |  |
|                                                                                                                                                                                                                                       |  |  |  |  |

Question **9** 

■ Quiz 6 \_ Weekly Assessed Quiz 2022

Jump to...

Quiz navigation

1 2 3 4 5 6 7 8 9 10

Show one page at a time

Finish review